

RSS Subscribe Contribute Tags Community

## A Practical guide to ARM Cortex-M Exception Handling

04 Sep 2019 by Chris Coleman

Nearly all embedded systems at one point or another rely on the ability to handle asynchronous events. For example, it could be reading external sensor data from an accelerometer in order to count steps or handling periodic timer events to trigger a context switch for an RTOS.

In this article we will dive into the details of how the ARM Cortex-M *exception model* supports the handling of asynchronous events. We will walk through different exception types supported, terminology (i.e. NVIC, ISR, Priority), the configuration registers used & common settings, advanced topics to be aware of regarding exceptions and a few examples written in C.

Note: For the most part, the exception handling mechanism in all Cortex-M processors (ARMv6-M, ARMv7-M & ARMv8-M architectures) is the same. I will point out differences that do arise in the relevant sections below.

### **Table of Contents**

- ARM Exception Model Overview
- Registers used to configure Cortex-M Exceptions
- Advanced Exception Topics
  - Exception Entry & Exit
  - Tail-Chaining
  - Late-arriving Preemption
  - Lazy State Preservation
  - Execution Priority & Priority Boosting
  - Interruptible-continuable instructions
- Code Examples
  - Triggering a Built In Exception (PendSV)
  - Pre-emption of an NVIC Interrupt
  - Three NVIC Interrupts Pended At Once
- Closing

## **ARM Exception Model Overview**

An exception is defined in the ARM specification as "a condition that changes the normal flow of control in a program" <sup>1</sup>.

You will often see the terms "interrupt" and "exception" used interchangeably. However, in the ARM documentation, "interrupt" is used to describe a type of "exception". Exceptions are identified by the following pieces of information:



- Exception Number A unique number used to reference a particular exception (starting at 1). This
  number is also used as the offset within the Vector Table where the address of the routine for the
  exception can be found. The routine is usually referred to as the Exception Handler or Interrupt Service
  Routine (ISR) and is the function which runs when the exception is triggered. The ARM hardware will
  automatically look up this function pointer in the Vector Table when an exception is triggered and start
  executing the code.
- **Priority Level** / **Priority Number** Each exception has a priority associated with it. For most exceptions this number is configurable. Counter-intuitively, the lower the priority number, the higher the precedence the exception has. So for example if an exception of priority level 2 and level 1 occur at the same time, the level 1 exception will be run first. When we say an exception has the "highest priority", it will have the *lowest* **Priority Number**. If two exceptions have the *same* **Priority Number**, the exception with the lowest **Exception Number** will run first.
- **Synchronous** or **Asynchronous** As the name implies, some exceptions will fire immediately after an instruction is executed (i.e SVCall). These exceptions are referred to as *synchronous*. Exceptions that do not fire immediately after a particular code path is executed are referred to as *asynchronous*.

An exception can be in one of several states:

- Pending The MCU has detected the exception and scheduled it but has not yet invoked the handler for it.
- **Active** The MCU has started to run the exception handler but not yet finished executing it. It's possible for the exception to have been "pre-empted" by a higher priority handler and be in this state.
- **Pending & Active** Only possible for asynchronous exceptions, this basically means the exception was detected by the MCU again while processing an earlier detected version of the same exception.
- Inactive The exception is neither pending nor active.





Some exceptions can be selectively Enabled or Disabled.

NOTE: Even while an exception is disabled, it can still reach the **pending** state. Upon being enabled it will then transition to active. It's generally a good idea to clear any pending exceptions for an interrupt before enabling it.

Let's explore the different types of exceptions available on ARM Cortex-M MCUs:

## **Built in Exceptions**

These are exceptions that are part of *every* ARM Cortex-M core. The ARM Cortex-M specifications reserve **Exception Numbers 1-15**, inclusive, for these.

NOTE: Recall that the Exception Number maps to an offset within the Vector Table. Index 0 of the Vector Table holds the reset value of the Main stack pointer. The rest of the Vector Table, starting at Index 1, holds Exception Handler pointers.

Six exceptions are always supported and depending on the Cortex-M variant, additional handlers will be implemented as well. The minimum set is:

• **Reset** - This is the routine executed when a chip comes out of reset. More details can be found within the Zero to main() series of posts.



• Non Maskable Interrupt (NMI) - As the name implies, this interrupt cannot be disabled. If errors happen in other exception handlers, a NMI will be triggered. Aside from the Reset exception, it has the highest priority of all exceptions.



- HardFault The catchall for assorted system failures that can take place such as accesses to bad memory, divide-by-zero errors and illegal unaligned accesses. It's the only handler for faults on the ARMv6-M architecture but for ARMv7-M & ARMv8-M, finer granularity fault handlers can be enabled for specific error classes (i.e MemManage, BusFault, UsageFault).
- **SVCall** Exception handler invoked when an *Supervisor Call* (svc) instruction is executed.
- PendSV & SysTick System level interrupts triggered by software. They are typically used when running a
  RTOS to manage when the scheduler runs and when context switches take place.

#### **External Interrupts**

ARM cores also support interrupt lines which are "external" to the core itself. These interrupt lines are usually routed to vendor-specific peripherals on the MCU such as Direct Memory Access (**DMA**) engines or General Purpose Input/Output Pins (**GPIO**s). All of these interrupts are configured via a peripheral known as the *Nested Vectored Interrupt Controller* (**NVIC**).

The **Exception Number** for external interrupts starts at **16**. The ARMv7-M reference manual has a good graphic which displays the Exception number mappings:

#### B1.5.2 Exception number definition

Each exception has an associated exception number as Table B1-4 shows.

**Table B1-4 Exception numbers** 

| Exception number | Exception            |
|------------------|----------------------|
| 1                | Reset                |
| 2                | NMI                  |
| 3                | HardFault            |
| 4                | MemManage            |
| 5                | BusFault             |
| 6                | UsageFault           |
| 7-10             | Reserved             |
| 11               | SVCall               |
| 12               | DebugMonitor         |
| 13               | Reserved             |
| 14               | PendSV               |
| 15               | SysTick              |
| 16               | External interrupt 0 |
|                  |                      |
|                  |                      |
|                  |                      |
| 16+N             | External interrupt N |

# **Registers used to configure Cortex-M Exceptions**

Exceptions are configured on Cortex-M devices using a small set of registers within the **System Control Space** (**SCS**). An in-depth list of all the registers involved in exception handling can be found in the ARMv7-M reference manual <sup>3</sup>. A great way to build out an understanding of how the exception subsystem works is to walk through the registers used to configure it. In the sections below we will explore the highlights.



If you already have a good feel for Cortex-M exception configuration, I'd recommend skipping to the advanced topics section which covers a few of the more subtle details about Cortex-M exceptions worth noting or to test your knowledge with a more complex configuration example!

#### Interrupt Control and State Register (ICSR) - 0xE000ED04

ICSR bit assignments:



This register lets one control the NMI, PendSV, and SysTick exceptions and view a summary of the current interrupt state of the system.

The most useful status fields are:

• **VECTACTIVE** - The Exception Number of the currently running interrupt or 0 if none are active. This number is also stored in the IPSR field of the Program Status Register (xPSR).

- **RETTOBASE** A value of *0* means another interrupt is active aside from the currently executing one. This basically reveals whether or not pre-emption took place. This field is not implemented in ARMv6-M devices.
- **VECTPENDING** The Exception Number of the highest outstanding pending interrupt or 0 if there is None.

### Application Interrupt and Reset Control Register (AIRCR) - 0xE000ED0C

AIRCR bit assignments:



The highlights with respect to exceptions are:

- **SYSRESETREQ** Writing 1 will trigger a system reset resulting in the System Reset Handler getting invoked.
- **PRIGROUP** This field lets you split exception priorities into two parts known as the *group priority* and *subpriority*. The setting here indicates how many bits make up the *subpriority*. The *group priority* is used to control which interrupts can preempt one another. The subpriority controls the order in which exceptions

in the same group will be processed. This field is *not* implemented in ARMv6-M based devices. This can be helpful if you only want certain groups of interrupts to be able to preempt one another.



NOTE: In order to issue a write to this register, the VECTKEY field must be set to  $0 \times 05$  FA.

#### System Handler Priority Register (SHPR1-SHPR3) - 0xE000ED18 - 0xE000ED20

This bank of registers allows for the priority of system faults with configurable priority to be updated. Note that the register bank index starts at **1** instead of **0**. This is because the first exception numbers (corresponding to Reset, NMI, and Hardfault, respectively) do *not* have a configurable priority so writing to anything in **SHPRO** has no effect.

Each priority configuration occupies 8 bits of a register bank. That means the configuration for Exception Number 11, SVCall, would be in bits 24-32 of SHPR2. The default priority value for all System Exceptions is 0, the highest configurable priority level. For most applications, it's not typical to need and change these values.

#### System Handler Control and State Register (SHCSR) - 0xE000ED24

This register lets you view the status of or enable various built in exception handlers:



NOTE: For ARMv6-M devices the only value which is implemented is SVCALLPENDED

### Interrupt Controller Type Register (ICTR) - 0xE000E004

This register allows you to determine the total number of external interrupt lines supported by an implementation. For ARMv6-M devices (Cortex-M0, Cortex-M0+), this register is not implemented because the number is always 32. For other Cortex-M MCUs, up to 496 lines may be supported! The layout of the register looks like this:



The exact number of interrupts supported is easily computed as 32 \* (INTLINESNUM + 1)

### **NVIC Registers**

The NVIC has sets of registers for configuring the "external" interrupt lines. The address ranges are allocated to support the maximum number of external interrupts which can be implemented, 496, but usually a smaller set of the registers will be implemented.

Four of the register types have a single bit allocated per external interrupt. Each type is in a contiguous bank of 32-bit registers. So if we want to configure **external interrupt 65**, the configuration will be bit 1 of the  $3^{rd}$  32-bit register in the bank. Recall **external interrupts** start at offset 16 in the vector table so the **Exception Number** (index in the vector table) for this interrupt will be 16 + 65 = 81.

NOTE 1: Utilizing an **external interrupt** is usually a little bit more involved than it first appear to be. In addition to configuring the NVIC registers for the interrupt, you usually need to configure the MCU specific peripheral to generate the interrupt as well.<sup>4</sup>

NOTE 2: While less common in real-world applications, it's also possible to re-purpose any NVIC interrupt and trigger it via software. We'll walk through an example of this in the code examples later in the article.



#### Interrupt Set-Enable (NVIC\_ISER) and Clear-Enable (NVIC\_ICER) Registers

- NVIC\_ISERO-NVIC\_ISER15:0xE000E100-0xE000E13C
- NVIC\_ICERO-NVIC\_ICER15: 0xE000E180-0xE000E1BC

Writing a 1 to the correct bit offset of the register pair will enable or disable the interrupt and a read will return 1 if the interrupt is enabled.

#### Interrupt Set-Pending (NVIC\_ISPR) and Clear-Pending (NVIC\_ICPR) Registers

- NVIC\_ISPR0-NVIC\_ISPR15: 0xE000E200-0xE000E23C
- NVIC\_ICPR0-NVIC\_ICPR15:0xE000E280-0xE000E2BC

Writing a 1 to the correct bit offset of the register pair will set or clear the pending state of the interrupt and a read will return 1 if the interrupt is already pending.

#### Interrupt Active Bit Registers (NVIC\_IABR)

• NVIC\_IABRO-NVIC\_IABR15:0xE000E300-0xE000E33C

A read only bank of registers which return whether or not the interrupt is active. One thing to note is this register is **not** implemented in the ARMv6-M architecture (Cortex-M0 & Cortex-M0+).

#### **Interrupt Priority Registers (NVIC\_IPR)**

NVIC\_IPR0-NVIC\_IPR123:0xE000E400-0xE000E5EC

The final NVIC configuration register is used to configure the priority of the interrupt. 8 bits are used to configure the priority of each interrupt. The number of supported priority levels is implementation defined and is in the range of 4-256. When less than 256 priority levels are implemented, the lower bits in the field read-as-zero. So, somewhat confusingly, if only 2 bits are implemented, the valid values from highest priority to lowest priority would be **0b000.0000** (**0x0**), **0b0100.0000** (**0x40**), **0b1000.0000** (**0x80**) and **0b1100.0000** (**0xC0**).

#### **Software Triggered Interrupt Register (STIR) - 0xE000EF00**

This register can be used to set an NVIC interrupt to pending. It's equivalent to setting the appropriate bit in the NVIC\_ISPR to 1. The value that needs to be written to the register is the **External Interrupt Number (Exception Number - 16**). This register is **not** implemented for the ARMv6-M architecture

## **Advanced Exception Topics**

### **Exception Entry & Exit**

One of my favorite parts about ARM exception entry is that the hardware itself implements the ARM Architecture Procedure Calling Standard (AAPCS). <sup>5</sup> The AAPCS specification defines a set of conventions that must be followed by compilers. One of these requirements is around the registers which must be saved by a C function when calling another function. When an exception is invoked, the hardware will automatically stack the registers that are caller-saved. The hardware will then encode in the link register (\$lr) a value known as the EXC\_RETURN



value. This value tells the ARM core that a return from an exception is taking place and the core can then unwind the stack and return correctly to the code which was running before the exception took place



By leveraging these features, exceptions and thread mode code can share the same set of registers *and* exception entries can be regular C functions! For other architectures, exception handlers often have to be written in assembly.

### **Tail-Chaining**

Usually when exiting an exception, the hardware needs to pop and restore at least eight caller-saved registers. However, when exiting an ISR while a new exception is already pended, this pop and subsequent push can be skipped since it would be popping and then pushing the exact same registers! This optimization is known as "Tail-Chaining".

For example, on a Cortex-M3, when using zero wait state memory, it takes 12 clock cycles to start executing an ISR after it has been asserted and 12 cycles to return from the ISR upon its completion. When the register pop and push is skipped, it only takes 6 cycles to exit from one exception and start another one, saving 18 cycles in total!

#### **Late-arriving Preemption**

The ARM core can detect a higher priority exception while in the "exception entry phase" (stacking caller registers & fetching the ISR routine to execute). A "late arriving" interrupt is detected during this period. The optimization is that the higher priority ISR can be fetched and executed but the register state saving that has already taken place can be skipped. This reduces the latency for the higher priority interrupt and, conveniently, upon completion of the late arriving exception handler, the processor can then tail-chain into the initial exception that was going to be serviced.

### **Lazy State Preservation**



ARMv7 & ARMv8 devices can implement an optional **Floating Point Unit** (FPU) for native floating point support. This comes with the addition of 33 four-byte registers (s0-s31 & fpscr). 17 of these are "caller" saved and need to be dealt with by the ARM exception entry handler. Since FPU registers are not often used in ISRs, there is an optimization ("lazy context save")<sup>6</sup> that can be enabled which defers the actual saving of the FPU registers on the stack until a floating point instruction is used in the exception. By deferring the actual push of the registers, interrupt latency can usually be reduced by the push and pop of these 17 registers!

A full discussion of FPU stacking optimizations is outside the scope of this article but better managing how the registers are stacked can also be a very helpful tool for reducing stack overflows and memory usage in embedded environments ... Preserving FPU state across RTOS context switches requires an additional 132 bytes (33 registers) of data to be tracked for each thread! For further reading, ARM wrote a great application note highlighting the lazy preservation FPU features.<sup>7</sup>

#### **Execution Priority & Priority Boosting**

If no exception is active, the current "execution priority" of the system can be thought of as being the "highest configurable priority level" + 1 – essentially meaning if any exception is pended, the currently running code will be interrupted and the ISR will run.

There are a few ways in software that the "execution priority" can be manipulated to be above the default priority of thread mode or the exception that is active. This is known as "priority boosting". This can be useful to do in

software when running code that *cannot* be interrupted such as the logic dealing with context switching in a RTOS.



#### **Priority boosting** is usually controlled via three register fields:

- PRIMASK Typically configured in code using the CMSIS \_\_disable\_irq() and \_\_enable\_irq()
  routines or the cpsid i and cpsie i assembly instructions directly. Setting the PRIMASK to 1 disables
  all exceptions of configurable priority. This means, only NMI, Hardfault, & Reset exceptions can still
  occur.
- FAULTMASK Typically configured in code using the CMSIS \_\_disable\_fault\_irq() and \_\_enable\_fault\_irq() routines or the cpsid fand cpsie fassembly instructions directly.
   Setting the FAULTMASK disables all exceptions except the NMI exception. This register is not available for ARMv6-M devices.
- **BASEPRI** Typically configured using the CMSIS \_\_set\_BASEPRI() routine. The register can be used to prevent exceptions up to a certain priority from being activated. It has no effect when set to 0 and can be set anywhere from the highest priority level, N, to 1. It's also **not** available for ARMv6-M based MCUs.

### Interruptible-continuable instructions

Most ARM instructions run to completion before an interrupt is executed and are atomic. For example, any aligned 32-bit memory access is an atomic operation. However, to minimize interrupt latency, some of the longer multi-cycle instructions can be aborted and re-started after the exception completes. These include divide instructions (udiv & sdiv) and double word load/store instructions (ldrd & strd).

Some instructions are also "interruptible-continuable" which means they can be interrupted but will resume from where they left off on exception return. These include the Load and Store Multiple registers instructions (ldm and stm). This feature is **not** supported for ARMv6-M and instead the instructions will just be aborted and restarted.



NOTE: It's generally a good idea to refrain from using load-multiple or store-multiple instructions to memory regions or variables where repeated reads or writes could cause issues or to guard these accesses in a critical section by disabling interrupts.

## **Code Examples**

For this setup we will use a nRF52840-DK<sup>8</sup> running the blinky demo application from the v15.2 SDK<sup>9</sup> with a modified main.c that can be found <u>here</u>. However, you should be able to run similar code snippets on pretty much any Cortex-M MCU.

We'll use SEGGER's JLinkGDBServer<sup>10</sup> as our debugger to step through these examples.

## **Setup Prep**

Most SDKs have a pre-defined vector table with default **Exception Handlers**. The definitions for the Handlers are usually defined as "weak" so they can be overridden.

CAUTION: The default exception handler provided in most vendor SDKs is usually defined as a while(1) {} loop - even for fault handlers! This means when a fault occurs the MCU will just sit in an infinite loop. The device will only recover in this situation if it's manually reset or runs out of power. It's generally a good idea to make sure all exception handlers at least reboot the device when a fault occurs to give the device a chance to recover

When building the blinky app for the NRF52840 with gcc, this vector table definition can be found at modules/nrfx/mdk/gcc\_startup\_nrf52840.S:

```
.section .isr_vector
   .align 2
   .globl __isr_vector
__isr_vector:
    .long __StackTop
                                        /* Top of Stack */
           Reset_Handler
   .long
   .long
           NMI_Handler
           HardFault_Handler
   .long
   .long
           MemoryManagement_Handler
   .long
           BusFault_Handler
   .long
           UsageFault_Handler
   .long
                                        /*Reserved */
   .long
                                        /*Reserved */
                                        /*Reserved */
   .long
   .long
                                        /*Reserved */
   .long
           SVC_Handler
           DebugMon_Handler
   .long
   .long
                                        /*Reserved */
           PendSV_Handler
   .long
           SysTick_Handler
   .long
```

```
/* External Interrupts */
.long
       POWER_CLOCK_IRQHandler
.long
       RADIO_IRQHandler
       UARTEO_UARTO_IRQHandler
.long
       SPIMO_SPISO_TWIMO_TWISO_SPIO_TWIO_IRQHandler
.long
.long
       SPIM1_SPIS1_TWIM1_TWIS1_SPI1_TWI1_IRQHandler
.long
       NFCT_IRQHandler
       GPIOTE_IRQHandler
.long
.long
       SAADC_IRQHandler
.long
       TIMERO_IRQHandler
.long
       TIMER1_IRQHandler
.long
       TIMER2_IRQHandler
       RTC0_IRQHandler
.long
.long
       TEMP_IRQHandler
       RNG_IRQHandler
.long
[...]
```

We can pretty easily compute the **Exception Number** by counting the offset within this table. \_\_StackTop is **0**, Reset\_Handler is **1**, POWER\_CLOCK\_IRQHandler is **16**.

Most vendors also provide a CMSIS compatible IRQn\_Type define which gives you the enumerated list of **External Interrupt Numbers** (**Exception Number** - 16). We will want this when we go to configure external interrupts that are part of the NVIC. For the NRF52840, this can be found at modules/nrfx/mdk/nrf52840.h and looks something like this:

```
NFCT_IRQn
                                  5,
                                                    /*!< 5 NFCT
  GPIOTE_IRQn
                                  6,
                                                    /*!< 6 GPIOTE
  SAADC_IRQn
                                  7,
                                                    /*!< 7 SAADC
 TIMERO_IRQn
                                  8,
                                                    /*!< 8 TIMER0
 TIMER1_IRQn
                                  9,
                                                    /*!< 9 TIMER1
 TIMER2_IRQn
                                                    /*!< 10 TIMER2
                                 10,
  RTC0_IRQn
                                11,
                                                    /*!< 11 RTC0
\lceil \dots \rceil
  } IRQn_Type;
```

As discussed <u>above</u>, the actual number of interrupt priority levels is implementation specific. You can find the number of levels implemented in the vendors data sheet for the MCU being used or determine it dynamically with gdb. Unimplemented bits are Read-as-Zero (RAZ) in the NVIC\_IPR registers so if we write 0xff and read it back we can figure out the number of levels. Let's give it a try in GDB:

```
(gdb) p/x *(uint32_t*)0xE000E400
$1 = 0x0
(gdb) set *(uint32_t*)0xE000E400=0xff
(gdb) p/x *(uint32_t*)0xE000E400
$2 = 0xe0
```

Great! We see the top 3 bits "stuck" which means the NRF52840 MCU supports 8 priority levels (0-7).

## **Triggering a Built In Exception (PendSV)**

Let's first start by generating a common built in exception, often used for RTOS context switching, the PendSV exception handler. To make it easier to step through the code with a debugger and examine register state, let's utilize breakpoint instructions.

```
void PendSV_Handler(void) {
   __asm("bkpt 1");
}

__attribute__((optimize("00")))
static void trigger_pendsv(void) {
   volatile uint32_t *icsr = (void *)0xE000ED04;
   // Pend a PendSV exception using by writing 1 to PENDSVSET at bit 28
   *icsr = 0x1 << 28;
   // flush pipeline to ensure exception takes effect before we
   // return from this routine
   __asm("isb");
}</pre>
```

Let's call trigger\_pendsv() from our main loop and see what happens!

```
(gdb) c
Continuing.

Program received signal SIGTRAP, Trace/breakpoint trap.
PendSV_Handler () at ../../main.c:48
48 __asm("bkpt 1");
(gdb)
```

Great we see the PendSV\_Handler was invoked. We can read the ICSR register (specifically VECTACTIVE,

RETTOBASE, & VECTPENDING) described above for additional context:

```
(gdb) p/x (*(uint32_t*)0xE000ED04)&0xff

$2 = 0xe

(gdb) p/x (*(uint32_t*)0xE000ED04)>>11&0x1
```

```
$3 = 0x1
(gdb) p/x (*(uint32_t*)0xE000ED04)>>12&0xff
$4 = 0x0
```

The first 8 bits (VECTACTIVE) tell us that Exception Number 0xe is active. This is the PendSV Exception so that matches what we expect! We see RETTOBASE is 1 so no other exceptions are active. And bits 12-20 (VECTPENDING) are zero so we also know no other exceptions are pended.

## **Pre-emption of an NVIC Interrupt**

Now let's configure one interrupt in the NVIC and then call trigger\_pendsv() from that interrupt to check out pre-emption!

```
__attribute__((optimize("00")))
void POWER_CLOCK_IRQHandler(void) {
    __asm("bkpt 2");
    trigger_pendsv();
    __asm("bkpt 3");
}

static void trigger_nvic_int0(void) {
    // Let's set the interrupt priority to be the
    // lowest possible for the NRF52. Note the default
    // NVIC priority is zero which would match our current pendsv
    // config so no pre-emption would take place if we didn't change this volatile uint32_t *nvic_ipr = (void *)0xE000E400;
    *nvic_ipr = 0xe0;

// Enable the POWER_CLOCK_IRQ (External Interrupt 0)
    volatile uint32_t *nvic_iser = (void *)0xE000E100;
    *nvic_iser |= 0x1;
```

```
// Pend an interrupt
volatile uint32_t *nvic_ispr = (void *)0xE000E200;
*nvic_ispr |= 0x1;

// flush pipeline to ensure exception takes effect before we
// return from this routine
__asm("isb");
}
```

Let's call trigger\_nvic\_int0 from our main loop and explore what happens!

```
Program received signal SIGTRAP, Trace/breakpoint trap.
POWER_CLOCK_IRQHandler () at ../../main.c:53
53     __asm("bkpt 2");
(gdb) p/x *(uint32_t*)0xE000ED04
$1 = 0x810
```

Reading the ICSR register again, we see the active exception number is 0x10 corresponding to external interrupt 0 and that no other exceptions are pended or active. Let's continue!

```
(gdb) next
54    trigger_pendsv();
(gdb) c
Continuing.

Program received signal SIGTRAP, Trace/breakpoint trap.
PendSV_Handler () at ../../../main.c:38
38    __asm("bkpt 1");
(gdb) bt
#0 PendSV_Handler () at ../../../main.c:38
#1 <signal handler called>
```

The active exception is 0xe, PendSV – just like we saw in the <u>first example</u>. We see the RETTOBASE bit is clear meaning another exception is active (NVIC Interrupt 0). We can also check this by looking at the NVIC\_IABR registers described above and confirming bit 1 is set:

```
(gdb) p/x *(uint32_t[16] *)0xE000E300
$3 = {0x1, 0x0 <repeats 15 times>}
```

We can continue from here and confirm we drop back to the first exception:

```
(gdb) next
POWER_CLOCK_IRQHandler () at ../../main.c:55
55     __asm("bkpt 3");
(gdb) p/x *(uint16_t[16] *)0xE000E300
$4 = {0x1, 0x0 <repeats 15 times>}
(gdb) p/x *(uint32_t*)0xE000ED04
$5 = 0x810
```

## **Three NVIC Interrupts Pended At Once**

For our final example, let's pend a couple exceptions at the same time so we can inspect hands on how the ARM core executes them in priority order.

Can you tell from the example code the order the breakpoints will be hit in?

```
// External Interrupt 9
void TIMER1_IRQHandler(void) {
  __asm("bkpt 4");
// External Interrupt 10
void TIMER2_IRQHandler(void) {
  __asm("bkpt 5");
// External Interrupt 11
void RTC0_IRQHandler(void) {
  __asm("bkpt 6");
static void trigger_nvic_int9_int10_int11(void) {
 // Let's prioritize the interrupts with 9 having the lowest priority
 // and 10 & 11 having the same higher priority.
  // Each interrupt has 8 config bits allocated so
 // 4 interrupts can be configured per 32-bit register. This
 // means 9, 10, 11 are next to each other in IPR[2]
 volatile uint32_t *nvic_ipr2 = (void *)(0xE000E400 + 8);
  // Only 3 priority bits are implemented so we need to program
 // the upper 3 bits of each mask
  *nvic_ipr2 |= (0x7 << 5) << 8;
  *nvic_ipr2 |= (0x6 << 5) << 16;
  *nvic_ipr2 |= (0x6 << 5) << 24;
  // Enable interrupts for TIMER1_IRQHandler,
  // TIMER2 IROHandler & RTC0 IROHandler
```

```
volatile uint32_t *nvic_iser = (void *)0xE000E100;
  *nvic_iser |= (0x1 << 9) | (0x1 << 10) | (0x1 << 11);

// Pend an interrupt
volatile uint32_t *nvic_ispr = (void *)0xE000E200;
  *nvic_ispr |= (0x1 << 9) | (0x1 << 10) | (0x1 << 11);

// flush pipeline to ensure exception takes effect before we
// return from this routine
  __asm("isb");
}</pre>
```

Let's call trigger\_nvic\_int9\_int10\_int11() and try it out!

```
(gdb) c
Continuing.

Program received signal SIGTRAP, Trace/breakpoint trap.
TIMER2_IRQHandler () at ../../main.c:81
81 __asm("bkpt 5");
(gdb)
```

So the external interrupt 10 (exception number 26) fired first. It has the same priority as NVIC Interrupt 11 but the ARM core prioritizes higher exception numbers first which is why External Interrupt 10 is the first one that runs. We would expect NVIC Interrupt 11 to run next.

Let's check and see what info is in the ICSR register this time:

```
(gdb) p/x *(uint32_t*)0xE000ED04
$9 = 0x41b81a
```

```
(gdb) p/d (*(uint32_t*)0xE000ED04)&0xff
$10 = 26
(gdb) p/d (*(uint32_t*)0xE000ED04)>>12&0x1
$11 = 1
(gdb) p/d (*(uint32_t*)0xE000ED04)>>12&0xff
$12 = 27
```

VECTACTIVE is 26 which matches what we expect. This time VECTPENDING is set too! The value is 27 which confirms that External Interrupt 11 (27-16) should be the next one to fire.

We can see all the NVIC interrupts that are pended by looking at the NVIC\_ISPR register described <u>above</u>. We should see bits 9 and 11 set since those interrupts haven't run yet

```
(gdb) p/x *(uint32_t[16] *)0xE000E200
$13 = {0xa00, 0x0 <repeats 15 times>}
```

Let's step through the rest of the code and confirm we see **bkpt 6** followed by **bkpt 4**:

```
(gdb) c
Continuing.

Program received signal SIGTRAP, Trace/breakpoint trap.
RTC0_IRQHandler () at ../../../main.c:86
86    __asm("bkpt 6");
(gdb) next
main (a=<optimized out>, argv=<optimized out>) at ../../main.c:127
127     bsp_board_led_invert(i);
(gdb) c
Continuing.
```

```
Program received signal SIGTRAP, Trace/breakpoint trap.
TIMER1_IRQHandler () at ../../main.c:76
76    __asm("bkpt 4");
```

## Closing

I hope this post gave you a useful overview of how the ARM Cortex-M Exception model works and that maybe you learned something new! There's a lot of different reference manuals and books about the topic but I've always found it hard to find a single place that aggregates the useful information.

Are there any other topics related to interrupts you'd like us to delve into? (No pun intended :D) Do you leverage any of ARMs fancy exception configuration features in your products? Let us know in the discussion area below!

See anything you'd like to change? Submit a pull request or open an issue at Github

## **Additional Reading**

If you'd like to read even more here's some other discussions about Cortex-M exceptions that I've found to be interesting:

- Cortex-M Exception Handling
- Cutting Through the Confusion with Arm Cortex-M Interrupt Priorities
- Interruptible Instructions

## **Reference Links**

- 1. ARMv7-M Specification ←
- 2. See "Overview of the exceptions supported" section  $\leftarrow$
- 3. See "Exception status and control" section ↔
- 4. See "GPIO tasks and events" for NRF52 GPIOTE interrupt configuration details ←
- 5. ARM Architecture Procedure Calling Standard (AAPCS) ↔
- 6. See "Lazy context save of FP state" for more details ↔
- 7. Cortex-M4F Lazy Stacking and Context Switch App note ←
- 8. nRF52840 Development Kit ↔
- 9. v15.2 SDK ←
- 10. JLinkGDBServer ↔



Chris Coleman is a founder and CTO at Memfault. Prior to founding Memfault, Chris worked on the embedded software teams at Sun, Pebble, and Fitbit.





## **Error Embedding**



RSS Subscribe Contribute Community Memfault.com

© 2019 - Memfault, Inc.